

#### A Brief Introduction to Persistent Memory



Alex McDonald SNIA Europe Chair & Standards & Industry Associations Group, NetApp



- Storage IO is slow, big and cheap
- DRAM is fast, small & expensive
- Machine Learning, Big Data and IoT demand nanosecond latency & PB scale
- There's a layer missing









## Persistent memory…

- Allows load/store access like memory
- Is persistent like storage
- Exposed to applications using SNIA NVM programming model

#### What persistent memory isn't:

- Something that can only speak blocks (like a disk/SSD)
- Something that is too slow for load/store access
  - > That is: would reasonably stall the CPU waiting for a load to complete

## **JEDEC-Defined NVDIMM Types**





- Host has direct access to DRAM
- NAND flash is only used for backup
- Capacity = DRAM (10's 100's GB)
- Latency = DRAM (10's of nanoseconds)
- Endurance = DRAM (effectively infinite)
- No impact to memory bus performance
- Low cost controller can be implemented
- Specifications completed and released
- Ecosystem moving into mature stage

#### **NVDIMM-P**



Host is decoupled from the media (agnostic to PM type) New protocol to "hide" nondeterministic access Capacity = PM (100's GB+ to 10's TB) Latency = PM (>> 10's of nanoseconds) Endurance = PM (finite)

**NVDIMM Types Are Complementary, Not Competing** 

atency (ns)

performance SSD Capacity SSD HDD NVDIMM-P

FITS HERE

# A Fundamental Change Requires An Ecosystem



- SNIA NVDIMM Special Interest Group (formed Jan'14)
- Successful demonstrations of interoperability among vendors

JEDEC. SNIA

JEDEC JESD245B.01: Byte Addressable Energy Backed Interface (released Jul'17) 20

**SNIA EMEA** 

- JEDEC JESD248A: NVDIMM-N Design Standard (released Mar'18)
- SNIA NVM Programming Model (v1.2 released Jun'17)
- unfit ACPI NVDIMM Firmware Interface Table (v6.2 released May'l 7)



- All major OEMs shipping platforms with NVDIMM support
- Requires hardware and BIOS mods

## **PM Needs Support**



## Hardware (JEDEC, Others)

- Supporting early development
- Ongoing requirements
- Form factors, interfaces

#### Software support (SNIA, Others)

- O/S support
- Application program support



## Using PM as a fast SSD

- Storage APIs work as expected
- Memory-mapping files will page them into DRAM

## Using PM as DAX

- Storage APIs work as expected
- No paging (DAX stands for "Direct Access")

## Using PM as volatile capacity

- Just big main memory
- Vendor-specific feature

# Many Emerging Memory Types





**ReRAM** 







FRAM





- Nonuniform Memory Architecture: "NUMA"
- MMU redesign
- Faster CPU context switches needed
  - Use polling for now
- Updated DDR4 bus, DDR5 "RSN"
  - Intel has developed proprietary DDR-T
    - > "Transactional"
  - Support for non-deterministic access times



# Discussion on tech mailing list re async callbacks reminded me of this

There are only 3 hard problems in computer science.

- 0. Cache management
- 1. Naming things
- 1. Off by one errors
- 7. Async callbacks

## **Software: Operating System Support**



## SNIA's Persistent Memory Programming Model

https://www.SNIA.org/PM





## ◆ 2019

- PM Programing Hackathon and Workshops launched
- Work on PM software interface specifications
  - > Developed PMDK
- Persistent Memory Summit
  - > One running this week at SDC EMEA 2020
- White papers

#### Future

- Define Remote PM Programming Model (i.e. RDMA)
- Updates to current PM Programming Model

## 3D XPoint Must Be Priced Below DRAM SD 20 Otherwise People will Just Buy DRAM SNIA EMEA



© 2020 Objective Analysis and Coughlin Associates





- Today memory is direct-attached to the CPU
- New emerging interfaces will add high-speed differential CPU-attach options
- Systems will be aware of what type of memory or storage is available and how it is connected
- Lots of new types of memory, persistent memory and storage products are possible!



SNIA – Persistent Memory Resource Page <u>https://www.snia.org/PM</u>

2020 Persistent Memory Summit <u>https://www.snia.org/pm-summit</u>





#### SNIA EMEA organizes & hosts SDC EMEA

- Storage Developer Conference February 4-5 2020 Tel Aviv, Israel
- <u>https://www.snia.org/events/sdcemea</u>
- Platform for the storage development community to come together and share knowledge
- Educations sessions delivered by storage developers

#### Features

- SMB3 IO Lab
- Persistent Memory Hackathon
- SNIA Education tracks
- Local Storagebeers meetup







# **Questions?**